Beckhoff EtherCAT IP Core for Altera FPGAs v3.0.10 User Manual Page 71

  • Download
  • Add to my manuals
  • Print
  • Page
    / 141
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 70
IP Core Signals
Slave Controller IP Core for Altera FPGAs III-59
8 IP Core Signals
The available signals depend on the IP Core configuration.
8.1 General Signals
Table 19: General Signals
Condition
Name
Direction
Description
nRESET
INPUT
Resets all registers of the
IP Core, active low
Reset slave by
ECAT/PDI
RESET_OUT
OUTPUT
Reset by ECAT (reset
register 0x0040), active
high. RESET_OUT has to
trigger nRESET, which
clears RESET_OUT.
CLK25
INPUT
25 MHz clock signal from
PLL (rising edge
synchronous with rising
edge of CLK100)
CLK100
INPUT
100 MHz clock signal from
PLL
Page view 70
1 2 ... 66 67 68 69 70 71 72 73 74 75 76 ... 140 141

Comments to this Manuals

No comments