Beckhoff EtherCAT IP Core for Xilinx FPGAs v3.00k User Manual Page 43

  • Download
  • Add to my manuals
  • Print
  • Page
    / 144
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 42
IP Core Usage
Slave Controller IP Core for Xilinx FPGAs III-31
Figure 9: EDK Configuration Dialog
10. Assign addresses to the EtherCAT IP Core. The tab "Addresses" in the "System Assembly View"
shows the internal addresses of the IP Cores. Press the Generate Addresses button to
automatically assign addresses.
Figure 10: EDK System Assembly View, Addresses tab
Note:
If you have added a new IP Core, you can generate or set the internal addresses. The EtherCAT
IP core needs at least 64 Kbyte address space. Larger sizes will result in less address decoding
logic.
Page view 42
1 2 ... 38 39 40 41 42 43 44 45 46 47 48 ... 143 144

Comments to this Manuals

No comments